## Question 1

$$\overline{AB\overline{C} + AC} + A\overline{B}C = \overline{AB\overline{C}}.\overline{AC} + A\overline{B}C$$

$$= (\overline{A} + \overline{B} + C)(\overline{A} + \overline{C}) + A\overline{B}C$$

$$= \overline{A} + \overline{AB} + \overline{AC} + \overline{AC} + \overline{BC} + A\overline{BC}$$

$$= \overline{A}(1 + \overline{B} + C + \overline{C}) + \overline{BC} + A\overline{BC}$$

$$= \overline{A} + \overline{BC} + A\overline{BC} = \overline{A} + \overline{BC} + \overline{BC}$$

$$= \overline{A} + \overline{B}(C + \overline{C}) = \overline{A} + \overline{B}$$

(ii)

$$\overline{\overline{A+B}+C} = (A+B)\overline{C}$$

$$= A\overline{C} + B\overline{C} = A\overline{C}(B+\overline{B}) + B\overline{C}(A+\overline{A})$$

$$= AB\overline{C} + A\overline{B}\overline{C} + \overline{A}B\overline{C}$$

[4]

[4]

b)

|    |    |     | 1   | -   |      | -  |    |    |    |    |  |
|----|----|-----|-----|-----|------|----|----|----|----|----|--|
| f  | CI | )   | 1   |     |      | f  | C  | מ  |    |    |  |
| AB | 1  | 00. | 01  | 11  | 10   | AB | 1  | 00 | 01 | 11 |  |
|    | 00 | 1   | х   | 0   | 1    |    | 00 | 1  | X  | 0  |  |
|    | 01 | 1   | 0   | [1] | iii. |    | 01 | 1  | 0  | 1  |  |
|    | 11 | 0   | [1] | [X] | 1    |    | 11 | 0  | 1  | х  |  |
|    | 10 | 0   | 0   | 0   | 1    |    | 10 | 0  | 0  | 0  |  |
|    | 9  |     |     |     |      |    |    |    | ı  | •  |  |

$$\begin{split} f &= \overline{A}\overline{D} + ABD + BC + C\overline{D} \\ f &= \left(\overline{A} + C + D\right)\left(\overline{A} + B + C\right)\left(A + C + \overline{D}\right)\left(B + \overline{D}\right) \end{split}$$

Here, 1 mark each for the Karnaugh maps, 1 for the correct grouping in each map, and 1 for each of the final expressions.

[6]

c) (i) 36FDC008

(ii) F6FDC008

This question requires sign extension. Give two marks for each part.

[4]

d)

| Decimal | Hexadecimal | Signed binary (8 bits wide) | Unsigned binary     |
|---------|-------------|-----------------------------|---------------------|
| 4.6875  |             |                             | 1101.1011           |
| -39     |             | 1101 1001                   |                     |
|         | DA2F        |                             | 1101 1010 0010 1111 |

Give 2 marks per answer.

[6]

e)

| A   | В | $C_{i}$ | S | C <sub>o</sub> |  |
|-----|---|---------|---|----------------|--|
| 0   | 0 | 0       | 0 | 0              |  |
| 0   | 0 | 1       | 1 | 0              |  |
| 0   | 1 | 0       | 1 | 0              |  |
| 0   | 1 | 1       | 0 | 1              |  |
| 1   | 0 | 0       | 1 | 0              |  |
| v 1 | 0 | 1       | 0 | 1              |  |
| 1   | 1 | 0       | 0 | 1              |  |
| 1   | 1 | 1       | 1 | 1              |  |

Here, 2 marks each for S and Co

[4]

f) 
$$g = \overline{AB} + A\overline{B}(A\overline{E} + \overline{A}E) = \overline{AB} + A\overline{BE} = \overline{B}(\overline{A} + A\overline{E}) = \overline{B}(\overline{A} + \overline{E})$$
  
 $f = \overline{C}.\overline{D} + \overline{C}Dp + C\overline{D} = \overline{D} + \overline{C}Dp = \overline{D} + \overline{C}p$   
 $= \overline{D} + \overline{BC}(\overline{A} + \overline{E}) = \overline{D} + \overline{ABC} + \overline{BCE}$ 

Give 2 marks for understanding multiplexer and XOR gate operation, 2 marks for Boolean simplification, and 2 each for the correct final expressions.

[8]

g)



Give 2 marks for showing an understanding of parity and the use of XOR gates, and 2 for the connections.

[4]

Question 2

(a) (i)

Q1:Q0 / F:G

Give 4 marks for correct states and labels, and 2 for connections.

[6]

(ii)



Give three marks per waveform.

[6]

b)



Give 2 marks per waveform for S, R and Q.

[6]

c)

(i) The transmission gate is not explicitly covered in the lectures, however all components of this have been covered. It can be seen from the circuit that the FETs are either both 'on' (B = high, logic 1) or both 'off' (B = low, logic 0). When the FETs are 'on', Q = A and when the FETs are 'off', the output terminal Q is floating or disconnected from input A. If we assume no charge is lost from the output (ideal FET switches), the previous state will be retained. This gives the following truth table:

| A | В | Q               |
|---|---|-----------------|
| 0 | 0 | Q (or floating) |
| 0 | 1 | 0               |
| 1 | 0 | Q (or floating) |
| 1 | 1 | 1               |

Give 2 marks for assumptions regarding Q, and 4 marks for the truth table.

[6]

(ii)

| X | Y   | Z   |
|---|-----|-----|
| 0 | 0   | Z   |
| 0 | ļ   | 0=A |
| 1 | 0   | Ž   |
| 1 | 114 | 1=A |

The above truth table is similar to a D latch.

Give 4 marks for truth table and 2 for seeing this is a D latch.

[6]

## Question 3

3. a) i) Using states Q2Q1Q0 to define the FSM:



Give 1 mark for five states, 2 for labelling and 2 for correct interconnections.

[5]

b) Using Q2Q1Q0 as the present state of the FSM, and Q2 Q1 Q0 as the next state

| Q2 | QI | Q0 | Q2 <sup>+</sup> | QI          | Q0 <sup>+</sup> |
|----|----|----|-----------------|-------------|-----------------|
| 0  | 0  | 1  | 0               | <b>(</b> 1) | 0               |
| 0  | 1  | 0  | 4               | 0           | 0               |
| 1  | 0  | 0  | 1               | 1           | 1               |
| 1  |    | 1  | 10              | 0           | I               |
| 1  | 0  | Ì  | 0               | 0           | 1               |

Give 1 mark for each correct row of the table.

[5]

c) The FSM can be implemented using three J-K flip-flops, one each to store Q2, Q1 and Q0.

We first require the output transition table for the J-K flip-flop:

| Output transition | J | K |
|-------------------|---|---|
| 0 → 0             | 0 | Х |
| 0 → 1             | 1 | Х |
| 1 → 0             | Х | 1 |
| 1 → 1             | X | 0 |

Using this table, it is possible to fill out the J-K inputs needed for each output, where we assume undefined states are don't cares:

## For Q0<sup>+</sup>:



$$\Rightarrow J0 = \overline{Q1}$$

$$K0 = \overline{Q2}$$

11

Х

1

10

1

Χ

11

Х

0

10

X

Χ

01

1

0

## For Q1<sup>+</sup>:



For Q2<sup>+</sup>



Give 3 marks for the output transition table, 1 mark for each of the six Karnaugh maps, and 1 mark for each of the six J, K expressions.

d)



Give 1 mark for showing three J-K flip-flops, and 4 marks for the correct inputs and gates at the flip-flops. Note that the diagram above does not show interconnects from output to input terminals for clarity, however inputs are labelled to show connections.

[5]